

#### USE of the ISD4000 with a Low Cost Motorola Microcontroller

ISD Applications Note #1, <u>How to use the ISD4000 with a Microcontroller</u>, described code written for the COPS family of microcontrollers to do basic record and playback in the ISD4000 device family. The ISD-ES302 demo board uses that microcontroller and runs the listed software from Application Note #1.

This Applications Note describes how the Motorola 6805 series of microcontrollers may be used to perform the same function. Specifically, the attached code runs in a MC68HC705J1A 20 pin device and plugs into the ISD-ES302 demo board via an adapter board. Only one change was made on the ES-302 board itself, the addition of a diode. The adapter board and modification to the ES-302 will be described following the software discussion. Much of this design is covered in Applications Note #1, available in the ISD Data Book, 1996 2nd Edition and later data book. Refer to that Application Note for the main board schematic and related explanations. The flow chart for the software is essentially the same for both notes and will not be repeated here.

The one major difference between the code in Applications Note #1 and this one is that the COPS processor has a hardware SPI port and the 'J1A Motorola microcontroller does not. This software, therefore, has routines written to replace the hardware SPI port.

#### Major software routines:

The list file of this software will be broken up into pieces and each routine described. Many notes can also be found in the software listing itself. An unassembled source file of this software is available as an Email attachment from ISD Applications Department. Send your request to <code>apps@isd.com</code> and ask for the Applications Note Number 3 Source code.

**Program Set Up and Listing Header:** This software was assembled using a 6805 cross assembler purchased from 2500 A.D. Software.

```
2500 A.D. 6805 Macro Assembler - Version 4.01b

Input Filename: DEMO1.ASM

38
39
40
41
42
43
43
44
LIST ON
```

Microcontroller Pin Out and I/O definition, Register definition: The following shows the pin out of the microcontroller and defines the device I/O. It also defines the memory map and interrupt vectors as well as the control registers used in the device.

```
0000
4444555555555555666666666667777777
                                                                      porta equ
portaDDR equ
                                                                                                                 0
%01000000
                                                                                                               $9555555
$95555555
                                                                                                                                  pin 18 - Go to Begin pushbutton
pin 17 - Skip to Next pushbutton
pin 16 - Play Next pushbutton
pin 15 - REC pushbutton
pin 14 - STOP pushbutton
pin 13 - Row Address Clock Input
pin 12 - LED control output
pin 11 - Play Last pushbutton
                                                                      L2
L5
L6
L1
L4
                                                                                          equ
equ
equ
equ
equ
                                                                      LOWBAT
L7
                                                                       *PORT B
                                                                                                                                    *********
                              0001
001F
                                                                      portb equ
portbDDR equ
                                                                                                                  1
%00011111
                                                                                                                                   pin 8
pin 7
pin 6
pin 5
pin 4
pin 3
                                                                                                                                                    - PD pin to ISD2500
- PLAY/REC pin to ISD2500
- Slave Select SPI Output
- SPI Clock output
- Serial Out
- Serial In
                                                                                          equ
equ
equ
equ
equ
                                                                      PD
PLAREC
SSBAR
SK
SO
SI
```

```
*SOFTWARE ASSUMES A 3.579545 MHz Crystal *PERIOD IS .279365 uSEC, OR INTERNAL CLOCK OF .55873 uSEC
                                     *CYCLE.
                                     *area definitions
                                                        equ
equ
equ
equ
                                                                   $00C0
$00FF
$0300
$07F8
                                    RamArea
                                    StkTop
RomArea
IntVects
                                     org
fdb
fdb
fdb
fdb
                                                    IntVects
TIMESVC
                                                    extsvc
swisvc
reset
                                    *Control Register Definitions
                                                                   ****
$99
10
11
107
17
107
107
107
107
107
                                    TSCR
TCR
ISCR
PDRA
PDRB
                                                                             TIMER STATUS AND CONTROL REG
TIMER COUNTER REGISTER
IRO STATUS AND CONTROL
PULL DOWN REGISTER A
PULL DOWN REGISTER B
                                                         equ
equ
equ
equ
equ
                                    MOR
COPR
```

**Flag Registers and System Equates:** The following listing shows the definition of the RAM area in the microcontroller as well as locations of flags, registers and equates. Note that there are two bytes reserved for flags when only one was necessary. Since this program was well within the memory boundaries of the microcontroller, it was not necessary to eliminate this unneeded byte.

| 123<br>124<br>125<br>126                              |                                                              |                      |                                                                       |                                            |                                            | *******                                                                                                                                                                                                                                                           |
|-------------------------------------------------------|--------------------------------------------------------------|----------------------|-----------------------------------------------------------------------|--------------------------------------------|--------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 127<br>128<br>129<br>130<br>131<br>132                | 00C0<br>00C0                                                 | 0000                 | **************************************                                | *****                                      |                                            | Indicates we are Playing                                                                                                                                                                                                                                          |
| back<br>133<br>134<br>135<br>136<br>137<br>138<br>139 |                                                              | 0001<br>0002<br>0003 | RECDING<br>MAKEITO<br>OPERATE<br>*****<br>******                      | equ<br>equ<br>equ<br>equ<br>equ<br>equ     | \$\$\$\$\$\$\$\$\$<br>\$\$\$\$\$\$\$\$\$\$ | Indicates we are Recording<br>Make it zero flag                                                                                                                                                                                                                   |
| 144234567890<br>1114444444444444444444444444444444444 | 00C1                                                         |                      | **************************************                                | rmb ****** equ equ equ equ equ equ equ equ | * * * * * * * * * * * * * * * * * * *      |                                                                                                                                                                                                                                                                   |
| 151<br>1523<br>1554<br>1556<br>1556                   |                                                              |                      | ******                                                                | HE REGIS                                   | TERS US                                    | SED IN THE PROGRAM                                                                                                                                                                                                                                                |
| 15555666666666666666666666666666666666                | 00C2<br>00C3<br>00C4<br>00C5<br>00C7<br>00C8<br>00C9<br>00CA |                      | STRTREGS ADDRL ADDRH RECADDL RECADDH SPIONE SPITWO SEOCNT TOFCNT TEMP | rmb rmb rmb rmb rmb rmb rmb rmb rmb        | 1<br>1<br>1<br>1<br>1<br>1<br>1            | Address reg LOW<br>Address reg HIGH<br>holds addr of last record (LOW)<br>holds addr of last record (HIGH)<br>SPI Low byte - with control bits<br>SPI High byte - address<br>Real Time Interrupt counter<br>Timer Overflow Flag counter<br>USED FOR VARIOUS STUFF |

```
USED IN DELAY TIMERS
USED only in 16.879 mSEC TIMER
Store of acc during SPI activity
Store of acc during SPI activity
         00CB
00CC
00CD
00CE
                                               TEMP1
TEMP2
TEMPOUT
TEMPIN
rmb
rmb
rmb
          00CF
                                               ENDREG
                           *NOTE THAT THIS POINT CANNOT GO PAST $ WITHOUT LOOKING AT THE STACK USAGE
                                                  *Define equates and other things
                                                                             eau
                                                                                           POWRERUP
                                                                             equ
equ
equ
equ
                                                 SETREC
STOPPWRDN
STOP
                                                                                                         (IAB also set)
                                                                             equ
equ
equ
                                                 SETPLAY
                                                 REC
SETMC
                                                 MC
PLAY
RINT
READADR
                                                                                                         (IAB also set)
(no RUN, IAB set)
                                                                             equ
```

**Interrupt Routines:** The interrupt routines are defined below. Note that the timer interrupt service routine (TIMESVC) and the software interrupt service routine (SWISVC) are not needed in this software. An accidental interrupt to those routines results in an immediate return from interrupt instruction (rti).

The external interrupt routine shuts off the ISD2500 device on the board that is used as a microphone pre-amp and speaker driver. It also sends a STOP opcode to the ISD4000 that is probably not needed because an interrupt from the ISD4000 always results from the end of an operation. The external interrupt routine then checks to see that the interrupt has been cleared, i.e. that the INT pin of the ISD4000 is back HIGH. If it is not, then an early chip revision of the ISD4000 is in the system and the device is in the Overflow interrupt state. To insure compatibility with this early revision device, the routine then sends a SETPLAY opcode with an address of zero and then a STOP opcode to clear the address counter in the ISD4000 and clear the Overflow interrupt.

```
*Interrupt servce routines and subroutine
                                        .CODE
.RELATIVE
.ROMArea
       0300
                                   TIMESVC
                                   *NOTE: Fop=.5587302 uSec (for a color burst xtal)
                80
                                         rti
                                   swisvc
rti
                80
214
215
                                                      START OF EXTERNAL INTERRUPT SERVICE ROUTINE
*The external int comes from the ISD4000. We first execute a *STOP command to try to clear the interrupt.
       0302
               10 01
                                         bset
                                                  PD, portb
                                                                     power down ISD2500 audio chip
                                                                     turn off the LED clear the OPERATE flag
               1D 00
17 C0
                                         bclr
                                         lda
jsr
       0308
030A
               A6 30
CD 04 5E
                                                                     stop the operation
                                                                     delay
       030D
               CD 04 C7
                                         jsr
                                                  TPBN
                                   *We should have a cleared int by now. If it's not cleared, 
*we must be in Overflow.
       0310
               2F 11
                                                  ENDINT
                                                                     Branch if interrupt line is
                                   *We in Overflow. Start play at zero then immediately stop
                                   *This should clear the interrupt in a beta ISD4000 device
                3F C2
3F C3
                                         clr
                                                   ADDRL
ADDRH
               A6 E0
                                         lda
                                                  #SETPLAY
                                                                     set up to play message with
```

|                                          |                      |          | _        |    |             |      |                      |                        |         |                             |      |
|------------------------------------------|----------------------|----------|----------|----|-------------|------|----------------------|------------------------|---------|-----------------------------|------|
|                                          |                      |          |          |    |             |      |                      |                        |         |                             |      |
| 243<br>244                               | 0318<br>031B         | CD       | 04       | 2E |             |      | jsr                  | ADDADDR                |         | add the address to it       |      |
| 245                                      | 031B                 | CD       | 04       | 6B |             |      | jsr                  | SPI_16                 |         | start the playback          |      |
| 247<br>248<br>249                        | 031E<br>0320         | A6<br>CD | 30<br>04 | 5E |             | *Now | do the<br>lda<br>jsr | STOP<br>#STOP<br>SPI_8 |         | stop the operation          |      |
| 22222222222222222222222222222222222222   | 0323<br>0323<br>0324 | 80       |          |    | *           | ENDI | NT<br>rti            |                        |         |                             |      |
| 256<br>- 257<br>258<br>259<br>260<br>261 | 7                    |          |          |    | *<br>*<br>; | *    |                      | END OF                 | EXTERNA | L INTERRUPT SERVICE ROUTINE | <br> |

**Initialization:** The reset initialization routine begins at address 324 (all address references are in hexadecimal). Note that the Mask Option Register (MOR) programming is shown for completeness but is "dummied out" so that this otherwise useless code is not executed. The Mask Option Register must be programmed by the EPROM programmer and must be set up manually in most programmers. Note also that the STOP command in line #321 is dummyed out; the sleep instruction of the microcontroller is not used in this program.

| 0004                                                 |                                                      |                                        |             |                                        |                                                             |          | *******                                                    |  |  |  |  |  |
|------------------------------------------------------|------------------------------------------------------|----------------------------------------|-------------|----------------------------------------|-------------------------------------------------------------|----------|------------------------------------------------------------|--|--|--|--|--|
| 0324                                                 | 3.6                                                  | 4.0                                    | reset       |                                        |                                                             |          |                                                            |  |  |  |  |  |
| 0324<br>0326<br>0328<br>032A                         | A6<br>B7<br>A6<br>B7                                 | 40<br>04<br>1F<br>05                   | USER        | lda<br>sta<br>lda<br>sta               | #porta<br>porta+<br>#portb<br>portb+                        | DR<br>DR | et up to read push buttons                                 |  |  |  |  |  |
|                                                      |                                                      |                                        | *<br>*<br>* | lda<br>sta                             | #\$20<br>MOR                                                |          | Port A IRQs, no COP, enable<br>wn resistors, enable OSC re |  |  |  |  |  |
| 032C<br>032E                                         | A6<br>B7                                             | 00                                     |             | lda<br>sta                             | #\$00<br>porta                                              | Turn th  | e LED off                                                  |  |  |  |  |  |
| 0330                                                 | A6                                                   | 07                                     | *           | lda                                    | #\$07                                                       |          | N+SO=LOW+SK=LOW+SSBAR=HIGH+                                |  |  |  |  |  |
| 0332                                                 | В7                                                   | 01                                     | ^           | sta                                    | portb                                                       | PLAIRE   | C=HIGH + PD=HIGH                                           |  |  |  |  |  |
| 0334<br>0336<br>0338                                 | A6<br>B7<br>A6                                       | FC<br>10<br>3F<br>11                   |             | lda<br>sta<br>lda                      | #\$FC<br>PDRA<br>#\$3F                                      | enable   | e pull-down res PAO & PA1                                  |  |  |  |  |  |
| 033A<br>033C<br>033E<br>0340<br>0342<br>0344<br>0346 | 3F<br>3F<br>3F<br>3F                                 | 11<br>C0<br>C2<br>C3<br>C4<br>C5<br>CA |             | sta<br>clr<br>clr<br>clr<br>clr<br>clr | PDRB<br>ROO<br>ADDRL<br>ADDRH<br>RECADDL<br>RECADDH<br>TEMP | enable   | e no pull downs on port B                                  |  |  |  |  |  |
| 0348                                                 | 5F                                                   |                                        |             | clrx                                   |                                                             |          |                                                            |  |  |  |  |  |
| 0349<br>034B                                         | A6<br>B7                                             | 0C<br>08                               |             | lda<br>sta                             | #\$0C<br>TSCR                                               | Cl       | ear and disable timer int.                                 |  |  |  |  |  |
|                                                      | ;************ INITIALIZE ISD3300 ******************* |                                        |             |                                        |                                                             |          |                                                            |  |  |  |  |  |
| 034D<br>034D<br>034F                                 | A6<br>CD                                             | 20<br>04 5E                            |             | lda<br>jsr                             | #POWRERUP<br>SPI_8                                          | рс       | ower up the ISD4000                                        |  |  |  |  |  |
| 0352<br>0354                                         | A6<br>CD                                             | 20<br>04 2E                            |             | lda<br>jsr                             | #POWRERUP<br>ADDADDR                                        | ac       | dd pwr up info to the addr                                 |  |  |  |  |  |
| 0357<br>0357                                         | CD                                                   | 04 6B                                  |             | isr                                    | SPI 16                                                      | se       | end in an address of all ze                                |  |  |  |  |  |
| 035A                                                 | CD                                                   | 04 A1                                  |             | jsr                                    | -<br>FLASH1                                                 | bl       | ink the led once                                           |  |  |  |  |  |
| 035D<br>035E<br>035F                                 | 9C<br>9A                                             |                                        |             | rsp<br>cli                             |                                                             | re<br>er | set the stack pointer nable interrups and GO!              |  |  |  |  |  |
| 035F                                                 |                                                      |                                        | STOPI       | РΤΨ                                    |                                                             |          |                                                            |  |  |  |  |  |

**Main Loop:** The main loop simply looks for push-button closures on 6 switches. When a switch is closed, the routine branches to the proper point down in the code to execute the indicated operation. The microcontroller spends most of it's time in this loop waiting for a switch closure.

**GOTOBEG:** The "Go To Beginning" routine only sets the flag bit MAKIT0 (for Make It Zero) located in the R00 flag register. The MAKIT0 bit will be used to indicate to other routines that record or playback should start from address zero of the ISD4000 when next executed. After setting the flag bit, this routine branches to the READX routine which runs a debounce timer. The READX routine is executed after any push-button sequence to effectively debounce the push buttons.

Also, in each of the next 3 routines, SKIP2NXT (Skip to the Next message), PLAYNXT (Play the Next message) and RECIT (Record a message) look at the MAKIT0 bit to see if the address counter should be first be cleared to all zeros before executing the operation. Thus the RECIT routine will be told to begin at zero if the GOTOBEG push button was pressed before the RECIT routine is called. If the push button was not pressed, RECIT will record starting at the end of the last record or play operation without resetting the address counter.

**Misc:** A couple of the branches are too long. An intermediate jump is needed.

```
357 037D STOPITX
358 037D CC 03 F9 jmp STOPIT
359
360 0380 PLAYLASX
361 0380 CC 04 05 jmp PLAYLAST
```

**SKIP2NXT:** This routine sends a SETMC¹ opcode to the ISD4000 with an address of zero if the MAKIT0 bit is set or sends a MC opcode if it is not set. This routine does not start a record or play operation, but merely causes the address counter in the ISD4000 to be modified so that it is left pointed at the "next" message in the device.

```
****************** Message Cueing ***************************
         *Now do a message cueing cycle . . . but first, do we do it from zero? ${\tt SKIP2NXT}$
         06 CO 43
                                             OPERATE, ROO, READZ
                                             MAKEITO, ROO, NOCUEO if this flag clear, no cue from zero
0386
        05 CO 13
                                   brclr
                                   do a message cueing cycle from address zero bclr MAKEITO,R00
0389
038B
038B
038F
038F
         15 CO
         3F C2
3F C3
                                   clr
                                             ADDRL
ADDRH
         CD 04 A1
                                   jsr
                                             FLASH1
                                                           blink the LED once
```

<sup>&</sup>lt;sup>1</sup> See the Opcode Summary in the ISD4000 Data Sheet for an explanation of the Instruction Opcodes

| 90123456789012345678901 | 0392<br>0394<br>0397 | A6<br>CD | E8<br>04 | 2E    | ļda<br>jsr                | #SETMC<br>ADDADDR     | set up to do a msg cue + addr add the address to it |
|-------------------------|----------------------|----------|----------|-------|---------------------------|-----------------------|-----------------------------------------------------|
| 1                       | 0397                 | CD       | 04       | 6B    | jsr                       | SPI_16                | do msg cue (but don't play)                         |
| ,                       | 039A                 | 20       | 2D       |       | bra                       | READZ                 | debounce and leave                                  |
|                         | 039C<br>039C         | CD       | 04       | A1    | *we do a<br>NOCUEO<br>jsr | message cueing FLASH1 | cycle from the last address blink the LED once      |
|                         | 039F<br>03A1         | A6<br>CD |          | 5E    | lda<br>jsr                | #MC<br>SPI_8          | do msg cue (but don't play)                         |
|                         | 03A4                 | 20       | 23       |       | bra                       | READZ                 | debounce and leave                                  |
| j                       | *****<br>03A6        | ***      | ***      | ***** | *****                     | *****                 | **********                                          |

**PLAYNXT:** This routine sends a SETPLAY opcode to the ISD4000 with an address of zero if the MAKIT0 bit is set. This causes playback to start at address zero. If the MAKIT0 flag bit is not set, a playback operation begins at whatever address is currently in the ISD4000's internal address pointer. While playback is occurring, only the STOP push button will be recognized by the software.

```
*Play the next message . . . unless Go to Beginning has been pressed $\operatorname{PLAYNXT}$
                                           OPERATE, \ensuremath{\text{R00}}\xspace, \ensuremath{\text{READX}}\xspace check if we already oper. OPERATE, \ensuremath{\text{R00}}\xspace
                                  brset
bset
                                           PLAREC, portb
PD, portb
                                  bset
bclr
                                                                 Put the ISD2500 into Play Power up the ISD2500
              12 01
                                  brclr MAKEITO, ROO, NOPLAO if flag clear, no play fm
      03AF
             05 CO 10
                               *We play a message from address zero \,
      03B2
03B4
03B6
03B8
03B8
03BA
03BD
                                           MAKEITO, ROO clear the makit it zero flag
                                   bclr
                                           ADDRL
ADDRH
                                  lda #SETPLAY set up to play a msg with addr jsr ADDADDR add the address to it
              A6 E0
CD 04 2E
             CD 04 6B
                                  jsr SPI_16 start the playback
              1C 00
      03C0
                                   bset LOWBAT, porta turn on the LED
      *Now fall through from starting at zero and send 8 more bits to continue play
                               #PLAY load for play with IAB bit set
SPI_8 start the playback
             A6 F0
CD 04 5E
            1C 00
                                     bset LOWBAT, porta turn on the LED
                               READZ bra READX debounce and leave
      03C9 20 57
      0.3CB
```

**RECIT:** This routine sends a SETREC opcode to the ISD4000 with an address of zero if the MAKIT0 bit is set. This causes record to start at address zero. If the MAKIT0 flag bit is not set, a record operation begins at whatever address is currently in the ISD4000's internal address pointer. While record is occurring, only the STOP push button will be recognized by the software.

An additional function is performed during the RECIT routine and before recording begins. If the MAKIT0 bit is not set, i.e. the internal address is to be used for record, then this address is read out of the ISD4000 using the SPIIN subroutine (which will be explained later). This address is stored in a set of registers<sup>2</sup> so that the PLAYLAST routine can make use of it. If the MAKIT0 bit is set, then a zero is stored in these registers.

<sup>&</sup>lt;sup>2</sup> Since the ISD4000 family uses an address longer than 8 bits, it takes two 8 bit registers to store the address. In the software, these registers are called RECADDL and RECADDH.

| 446<br>447<br>448<br>449                             | 03CB<br>03CE         | 06 C0 54<br>16 C0       |       | brset<br>bset                  | OPERATE, ROO, REAL<br>OPERATE, ROO                 | DX check to see if already oper                     |
|------------------------------------------------------|----------------------|-------------------------|-------|--------------------------------|----------------------------------------------------|-----------------------------------------------------|
| 450<br>451<br>452<br>453                             | 03D0<br>03D2         | 13 01<br>11 01          |       | bclr<br>bclr                   | PLAREC, portb<br>PD, portb                         | Put the ISD2500 into Record<br>Power up the ISD2500 |
| ()                                                   | 03D4                 | 05 CO 16                |       | brclr                          | MAKEITO, ROO, NOR                                  | ECO if flag clear, no rec from                      |
| 456789012345<br>555555666666666666666666666666666666 | 03D7<br>03D9<br>03DB | 15 C0<br>3F C2<br>3F C3 | *We r | record m<br>bclr<br>clr<br>clr | essage from addre<br>MAKEITO,ROO<br>ADDRL<br>ADDRH | ess zero<br>clear the makit it zero flag            |
| 461<br>462                                           |                      |                         | *Also | clear                          | the "record next                                   | " address bytes                                     |
| 463<br>464<br>465                                    | 03DD<br>03DF         | 3F C4<br>3F C5          |       | clr<br>clr                     | RECADDL<br>RECADDH                                 |                                                     |
| 466<br>467<br>addr                                   | 03E1<br>03E1         | A6 A0                   |       | lda                            | #SETREC set                                        | up to record a message with                         |
| 468                                                  | 03E3<br>03E6         | CD 04 2E                |       | jsr                            | ADDADDR add                                        | the address to it                                   |
| 469<br>470<br>471                                    | 03E6                 | CD 04 6B                |       | jsr                            | SPI_16 sta                                         | rt the recording                                    |
| 471<br>472<br>473<br>474<br>475<br>476<br>477<br>478 | 03E9<br>03EB         | 1C 00                   |       | bset                           | LOWBAT, porta                                      | turn on the LED                                     |
| 474                                                  | 03EB                 | 20 04                   |       | bra                            | NOREC1                                             |                                                     |
| 476                                                  |                      |                         | *Now  | send 8                         | more bits to con                                   | tinue record                                        |
| 478<br>479                                           | 03ED                 |                         | *we r | ceally R                       | ecord the "next i                                  | message"                                            |
| 480<br>481                                           | 03ED<br>03EF         | A6 70<br>AD 4C          | NOREC | lda<br>bsr                     | #READADR<br>SPIIN go                               | read the current addr before                        |
| 482<br>483                                           | 0.2.51               |                         | MODEL | 7.1                            |                                                    |                                                     |
| rec<br>482<br>483<br>484<br>485<br>486               | 03F1<br>03F1<br>03F3 | A6 B0<br>AD 69          | NOREC | lda<br>bsr                     | #REC<br>SPI_8                                      | start the recording                                 |
| 487                                                  | 03F5                 | 1C 00                   |       | bset                           | LOWBAT, porta                                      | turn on the LED                                     |
| 489                                                  | 03F7                 | 20 29                   |       | bra                            | READX                                              | debounce and leave                                  |
| 487<br>4889<br>4890<br>4991<br>4993<br>4995          | *****<br>03F9        | *****                   | ****  | *****                          | * * * * * * * * * * * * * * * * * * *              | ******                                              |

**STOPIT:** This routine sends a STOP opcode to the ISD4000. This interrupts any operation in progress. If a record operation is interrupted, an EOM flag bit is stored in the device to mark the end of the message.

**PLAYLAST:** This routine retrieves the bytes that hold the address stored at the beginning of the last RECIT operation. It then sends a SETPLAY opcode and the address to the ISD4000 so that playback now begins at the address where the "last" recording started from.

| F 2.0                        | 0.410                         | 77.00                                  |                       |                              | 10007                                     |                                                                                                    |
|------------------------------|-------------------------------|----------------------------------------|-----------------------|------------------------------|-------------------------------------------|----------------------------------------------------------------------------------------------------|
| 530<br>531                   | 0410                          | B7 C2                                  |                       | sta                          | ADDRL                                     |                                                                                                    |
| 532<br>533<br>534            | 0412<br>0414                  | B6 C5<br>B7 C3                         |                       | lda<br>sta                   | RECADDH<br>ADDRH                          |                                                                                                    |
| 535                          | 0416                          | A6 E0                                  |                       | lda                          | #SETPLAY                                  | set up to play a message with                                                                      |
| 536                          | 0418<br>041B                  | CD 04 2E                               |                       | jsr                          | ADDADDR                                   | add the address to it                                                                              |
| 538                          | 041B                          | CD 04 6B                               |                       | jsr                          | SPI_16                                    | start the playback                                                                                 |
| 540                          | 041E                          | 1C 00                                  |                       | bset                         | LOWBAT, porta                             | turn on the LED                                                                                    |
| 542                          | 0420                          | 20 A0                                  |                       | bra                          | NOPLA0                                    | Send 2nd command to set IAB bit                                                                    |
| 544<br>545<br>546            | *****<br>0422                 | *****                                  | * * * * * * * * * * * | *****                        | ******                                    | *******                                                                                            |
| 5448<br>5490<br>5555<br>5555 | *afte<br>0422<br>0424<br>0426 | r doing any<br>B6 00<br>A4 9F<br>26 FA | READX                 | e stuff<br>lda<br>and<br>bne | ,you arrive he<br>porta<br>#\$9F<br>READX | ere to debounce the switches<br>only look at the push buttons<br>loop until the button is released |
| 555555                       | 0428<br>042B                  | CD 04 C7<br>CC 03 5F                   | *OK,                  | the but<br>jsr<br>jmp        | ton has been r<br>TPBN<br>READ            | released<br>go wait for awhile                                                                     |

**ADDADDR Subroutine:** Whenever we do any of the "SET" operations, we have to add a 10 bit address to the 5 bit ISD4000 opcode. The address starts with A0 in the LSB of the 16 bit word, with the opcode in the left-most 5 bits of the word. Graphically this looks like:

|      | _  |    |    |    |    |    |   |    |    |    |    |    |    |    |    |    |    |
|------|----|----|----|----|----|----|---|----|----|----|----|----|----|----|----|----|----|
| MOSI | -> | C4 | C3 | C2 | C1 | C0 | Х | Α9 | 8A | Α7 | A6 | A5 | A4 | A3 | A2 | A1 | Α0 |

The two bytes to be shifted into the SPI port must be loaded such that the first bit shifted in is A0, the second is A1, etc. with the very last bit shifted into the SPI port being the C4 RUN bit. At that point the Slave Select pin will go HIGH to end the data input and start the operation as indicated by the bytes just shifted in.

In the ADDADDR subroutine, the accumulator brings in the opcode and the address is defined by the data in the ADDRL and ADDRH bytes. ADDRL contains A7 thru A0 and ADDRH holds A9 and A8 in the two LSB locations. This subroutine uses an AND and an OR operation to combine the opcode with bits A9 and A8 of the address and load SPIONE with this data. ADDRL is next written to SPITWO. SPIONE and SPITWO are the two byes that will be sent out of the SPI port of the micro.

```
*This Subroutine adds the address to the control bits already *present in SPIONE. In doing so, it adds a second byte for *16 bit transfers into the ISD4000. This subroutine is *called with a control byte in the accumulator.
                          ADDADDR
042E
042E
        B7 C6
                                            SPIONE put the accumulator into SPI one
                                  sta
        B6
A4
BA
B7
           C3
03
C6
C6
                                  lda
and
                                            ADDRH
                                                      get the upper byte of the address
                                             #$03
SPIONE
        B6 C2
B7 C7
                                  lda
                                             ADDRL
                                                     Go get the lower byte
                                             SPITWO
043C
        81
                                  rts
```

**SPIIN Subroutine:** This subroutine is used to read the address data out of the ISD4000 MISO pin before starting a record operation. This saves the "current address" so that a "play last record" operation is possible. Graphically the output side of the ISD4000 SPI port (MISO) looks like:

|      |   |     | _   |    |    |    |    |    |    |    |    |    |    |   |   |   |   |   |
|------|---|-----|-----|----|----|----|----|----|----|----|----|----|----|---|---|---|---|---|
| MISO | < | OVF | EOM | P0 | P1 | P2 | P3 | P4 | P5 | P6 | P7 | P8 | P9 | Х | 0 | 0 | 0 | l |

The OVF bit is presented to the MISO pin as soon as the Slave Select pin goes LOW. The first clock input to the ISD4000 SPI shifts the EOM to the MISO pin, and subsequent clocks shift the address data out, LSB first. Since we only read the MISO pin after the clock cycle, the OVF bit gets thrown away automatically. Note that the SHIFTIT routine (explained later) shifts the data into TEMPIN byte left to right. This causes the sense of the data to be inverted so that the EOM bit will be in the LSB position of the byte.

After the data is shifted out of the MISO pin, we are left with a byte holding P6 thru P0 plus the EOM bit and a second byte holding P9, P8 and P7. One more linked shift to the right of these two bytes dumps the EOM bit and positions the 10 bit address correctly for later use in the PLAYLAST routine.

It should be noted that whenever you read the ISD4000's SPI port data, you also are shifting data into the device. Accordingly, the calling routine must make sure the data written does not inadvertently start an unwanted operation, or interrupt an operation in progress. When SPIIN is called, the accumulator brings in the 5 bit opcode into the subroutine that is to be written to the MOSI port of the SPI. This routine assumes that an address will <u>not</u> be written <u>into</u> the SPI port at this time. Consequently the first byte written will be all zeros, followed by the second byte containing the opcode.

```
* Read the SPI data from the chip, throw out the OVF and EOM * bits, and store the address just retreived in RECADDL and * RECADDH. The accumulator comes in with the proper 5 bits * of control so that nothing is disturbed.
                                           SPIIN
                   17 01
15 01
                                                   bclr
bclr
                                                               SK,portb
SSBAR,portb
                                                                                      Make sure the clock starts LOW Drop Slave Select
                                                               SPIONE Save the accumulator for later
         0441
                   B7 C6
                                                   sta
                                           *we shift zeros in first
                                                               0443
0445
                   3F CA
AD 39
                                                               \ensuremath{\mathsf{TEMPIN}} get the data just shifted in \ensuremath{\mathsf{RECADDL}}
                                                   lda
                                           ^{\star} note that EOM bit is still in RECADDL. We will ^{\star} fix this later.
                                                               {\tt SPIONE} go get the original accumulator {\tt TEMP}
                                                   lda
         044F
                   AD 2F
                                                   bsr
                                                               SHIFTIT go do the second byte
                                           * TEMPIN now has upper 3 bits of the address in it. W * shift 1 of those bits into RECADDL. The last 2 bits
* in TEMPIN and this becomes RECADDH.
                                                              TEMPIN
RECADDL
                                                   lsr
                                                              TEMPIN
RECADDH
                                                   lda
                                                   sta
                                                                                      Slave Select goes HIGH to end cycle
Leave this LOW when finished
         0459
                   14 01
                                                  bset
                                                              SSBAR, portb
                   19 01
81
                                                  bclr
                                                               SO, portb
         045B
045D
```

**SPI\_8 Subroutine:** This subroutine is used to shift 8 bits into the MOSI pin of the ISD4000. The accumulator brings in the byte to be shifted. The SHIFTIT subroutine does the actual shifting of the data.



| 650<br>651<br>652<br>653<br>655 | 0466<br>0468<br>046A | 14 01<br>19 01<br>81 | * | bset<br>bclr<br>rts | SSBAR, portb | Slave Select goes HIGH to end<br>cycle<br>Leave this LOW when finished |
|---------------------------------|----------------------|----------------------|---|---------------------|--------------|------------------------------------------------------------------------|
| 656                             |                      |                      |   |                     |              |                                                                        |

**SPI\_16 Subroutine:** This subroutine is used to shift 16 bits into the MOSI pin of the ISD4000. The SPITWO byte is shifted in first and the SPIONE bit is shifted in second. The SHIFTIT subroutine does the actual shifting of the data.

```
655590 d
655590 d
65559666666666666777777777788123
                                 *SPI driver subroutine - outputs 16 bits. This routine
                                 *the SPIONE and SPITWO bytes out the bit banged SPI port.
                                                                   Make sure the clock starts LOW Drop Slave Select
               17 01
15 01
                                                SK,portb
SSBAR,portb
                                       lda
       046F
0471
       0473
              AD 0B
                                                SHIFTIT
                                       bsr
                                       lda
sta
       0475
                                                SPIONE
TEMP
               AD 05
                                       bsr
                                                SHIFTIT
               14 01
                                       bset
                                                SSBAR, portb
                                                                   Slave Select goes HIGH to end
                                                                   cycle -
Leave this LOW when finished
                                       bclr
rts
               19 01
81
                                                SO, portb
```

**SHIFTIT Subroutine:** This subroutine does all the shifting of data into and out of the SPI port of the ISD4000. The TEMP register brings in the 8 bit data to be shifted out and the TEMPIN register brings data out of the routine. SHIFTIT talks directly to the ports of the microcontroller.

```
*This subroutine shifts out 8 bits from the SPI Port
                         SHIFTIT
                                   lda
                                            #8
TEMP1
                                                              put an 8 count into temp 1
0484
       в6 са
                                            TEMP
                                   lda
                         OUTAGN
                                                              shift the LSB into carry bit
0486
0487
       44
24 04
                                            OUTZERO
                                   bset
bra
                                            SO, portb
       18 01
20 02
                                                              output a "1"
0489
048B
                         OUTONE
048D
       19 01
                                           SO, portb
                         OUTZERO bclr
                                                             output a "0"
                         *Now toggle the clock to shift the data CONTSPI bset SK,portb bclr SK,portb
048F
0491
       16 01
17 01
                          *now look at incoming data
       0A 01 03
98
20 01
                                   brset
clc
                                            SI, portb, INONE
                                                              it's a 0, clear carry bit
                                   bra
                                            CONTIN
0499
       99
                         INONE
                                                              it's a 1, set the carry bit
049A
       36 CE
                         CONTIN
                                   ror
                                            TEMPIN
                                                              bring the bit into the acc
                                            TEMP1
OUTAGN
       81
                                   rts
```

FLASH1 Subroutine: The FLASH1 subroutine blinks the LED once.

| 723        | ****************                      |
|------------|---------------------------------------|
| 72.4       | *SUBROUTNE FLASH1                     |
| 725<br>726 | *****************                     |
| 726        | *This subroutine flashes the LED once |

| 727<br>728<br>729                            | 04A1<br>04A1<br>04A3 | 1C 00                | FLASH1<br>bset     | LOWBAT,porta           | turn on the LED           |
|----------------------------------------------|----------------------|----------------------|--------------------|------------------------|---------------------------|
| 731<br>732<br>732                            | 04A3<br>04A3<br>04A5 | A6 96<br>B7 CB       | lda<br>sta         | #150<br>TEMP1          | use 150 at the delay      |
| 72289012345677333456773333456773333456773333 | 04A7<br>04A9<br>04AB | AD 22<br>1D 00<br>81 | bsr<br>bclr<br>rts | KEYDLY<br>LOWBAT,porta | delay<br>turn off the LED |

#### FLASH2 Subroutine: The FLASH2 subroutine blinks the LED twice.

```
*SUBROUTNE FLASH2
                                *This subroutine flashes the LED twice FLASH2 bset LOWBAT,porta turn on the
04AC
04AC
         1C 00
                                                  LOWBAT, porta turn on the LED
         A6 96
B7 CB
                                       lda
04AE
04B0
                                                                        use 150 at the delay
                                       sta
                                                  KEYDLY
LOWBAT,porta
04B2
04B4
         AD 17
                                                                        delay turn off the LED
                                       lda
sta
04B6
04B8
         A6 96
B7 CB
                                                  #150
TEMP1
                                                                        use 150 at the delay
                                                                        delay turn on the LED
04BA
04BC
                                                  KEYDLY
LOWBAT, porta
                                       lda
sta
                                                  #150
TEMP1
                                                                        use 150 at the delay
                                                  KEYDLY
LOWBAT,porta
                                                                        delay
turn off the LED
         AD 07
1D 00
81
                                       bsr
bclr
rts
```

**TPBN Subroutine:** This subroutine is used to generate delays in the program. Calling TPBN directly gives approximately a 1/4 second delay. KEYDLY can also be called as a subroutine. In this case, the accumulator brings in a variable that initiates a delay shorter than TPBN.

```
*USED FOR TIMING VARIOUS STUFF IN THE PROGRAM
                              *TPBN IS THE PUSH BUTTON DELAY IN PUSH BUTTON MODE TPBN lda #250 DELAY 250 MILLISECONDS (approx) sta TEMP1
04C7
04C9
                                                   TEMP1
FINDLY
TEMP1
                              KEYDLY
                                        lda
                               *WAIT1 GENERATES A DELAY (1.154 mSEC)
           *WAIT1 GENERATES A 1.154 MILLISECOND DELAY. IT DOES NOT DISTURB THE *ACCUMULATOR. FROM A BSR (CALLING THIS ROUTINE) THROUGH THE RTS (ENDING *THIS ROUTINE, IT TAKES 2065 CYCLES x 4.3656 usec = 1.154 Msec. THIS
                             *LOOPS 256 TIMES.
                                         clr
inc
bne
04D7
         20 F2
                                                                         (3)
                                         bra
                                                    KEYDLY
04D9
         81
                              FINDLY
                                         rts
                                NOTE: THE LAST USABLE ADDRESS IS $7CF
```

#### **Push Button Operation Notes:**

```
*Instructions:
*Six of the 9 push-buttons are labeled on the PCB. Pushing the Yellow
*"Go to Beg" button will reset the address pointer to the front of the
*chip or address 000. The indication that this has been done will be a
*double flash of the LED, Dll, in the bottom left corner of the PCB.

*Pushing the Red "Record" button will turn on the Red LED to indicate
*that the chip is now recording anything it hears at the microphone M1
*near the top center of the board. The board will continue to Record
*until the end of the chip is reached or the Black "Stop" button is pressed.
*At that time the LED will go out and the board will stop Recording.

**Pushing the White "Play Last" button will playback what you have just
*recorded. This message Will play through to its end or stop when you
*press the Black "Stop" button
**
**Bushing the Yellow "Go to Beg" button, and then the White "Play Next"
*button will play messages from the beginning of memory through to its
*end or stop/pause when you press the Black "Stop" button. To resume
*playback push play-next again if playback is paused. To play the next
*message press play next again if playback is paused. To play the next
*message press play next again if playback had you recorded three messages,
*beginning at the front of the chip, and gone back to the beginning after
*the last message then you could press the White "Play Next" button to play
*then Press the White "Play Next" button to bypass message #2 and
*then Press the White "Play Next" button to bypass message #2 and
*then Press the White "Play Next" button to bypass message #2 and
*then Press the White "Play Next" button to bypass message #2 and
*then Press the White "Play Next" button to bypass message #2 and
*then Press the White "Play Next" to play message #3.
```

#### **Cross Reference Listing:**

| Defined                                                                                                                                                   | Symbol Name |             | Value                                                        |                                                          |                   |                   | Rei               | fere              | nces              |            |            |     |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|-------------|--------------------------------------------------------------|----------------------------------------------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------|------------|-----|
| 575 ADDADDR 158 ADDRH 157 ADDRL Pre CODE 716 CONTIN 705 CONTSPI 120 COPR                                                                                  |             | =           | 042E<br>00C3<br>00C2<br>00C0<br>049A<br>048F<br>07F0         | 243<br>240<br>239<br>195<br>712<br>699                   | 309<br>292<br>291 | 381<br>376<br>375 | 421<br>418<br>417 | 468<br>459<br>458 | 536<br>533<br>530 | 578<br>583 |            |     |
| Pre DATA<br>177 DDR<br>251 ENDINT<br>171 ENDREG                                                                                                           |             | =           | 0000<br>0004<br>0323                                         | 270<br>234                                               | 272               |                   |                   |                   |                   |            |            |     |
| 171 ENDREG<br>798 FINDLY<br>728 FLASH1<br>744 FLASH2<br>347 GOTOBEG<br>714 INONE<br>116 ISCR                                                              |             | _           | 00CF<br>04D9<br>04A1<br>04AC<br>0373<br>000A                 | 779<br>313<br>352<br>334<br>710                          | 378               | 391               |                   |                   |                   |            |            |     |
| 97 IntVects<br>778 KEYDLY<br>57 L1<br>54 L2<br>58 L4<br>55 L5<br>56 L6<br>61 L7<br>60 LOWBAT                                                              |             | = = = = =   | 07F8<br>04CB<br>0003<br>0000<br>0004<br>0001                 | 103<br>734<br>337<br>3334<br>3335<br>3336<br>3333<br>223 | 750               | 756               | 762               | 796               |                   |            |            |     |
| 56 L6<br>61 L7<br>60 LOWBAT                                                                                                                               |             | =           | 0002<br>0007<br>0006                                         | 336<br>339<br>223                                        | 425               | 434               | 472               | 488               | 503               | 540        | 729        | 735 |
| 745<br>134 MAKEITO<br>185 MC<br>119 MOR                                                                                                                   |             | =<br>=<br>= | 0002<br>00F8<br>07F1                                         | 751<br>349<br>393                                        | 757<br>369        | 763<br>373        | 412               | 416               | 453               | 457        |            |     |
| 134 MAKEITO<br>185 MC<br>119 MOR<br>804 MSGTABL<br>390 NOCUEO<br>430 NOPLAO<br>479 NORECO<br>484 NORECI<br>135 OPERATE<br>520<br>695 OUTAGN<br>698 OUTONE |             | =           | 04DA<br>039C<br>03C2<br>03ED<br>03F1<br>0003                 | 369<br>412<br>453<br>474<br>224                          | 542<br>348        | 367               | 406               | 407               | 447               | 448        | 505        | 519 |
| 520<br>695 OUTAGN<br>698 OUTONE                                                                                                                           |             |             | 0486<br>0489                                                 | 719                                                      |                   |                   |                   |                   |                   |            |            |     |
| 701 OUTZERO Pre PAGEO 69 PD 117 PDRA 118 PDRB 70 PLAREC 186 PLAY 132 PLAYING                                                                              |             | = = = = =   | 048D<br>0000<br>0000<br>0010<br>0011<br>0001<br>00F0<br>0000 | 696<br>221<br>287<br>289<br>409<br>431                   | 410<br>450        |                   | 507               | 523               |                   |            |            |     |
| 186 PLAY<br>132 PLAYING<br>518 PLAYLAST<br>360 PLAYLASX<br>405 PLAYNXT<br>178 POWRERUP<br>806 PTTABL                                                      |             | _           | 0405<br>0380<br>03A6<br>0020<br>04DA                         | 361<br>339<br>336<br>305                                 | 308               |                   |                   |                   |                   |            |            |     |
| 806 PTTABL<br>130 R00<br>412                                                                                                                              |             |             | 0000                                                         |                                                          |                   |                   |                   |                   |                   | 373<br>519 | 406<br>520 | 407 |

| 1 31541111441 111116 3 51166 143311 111111121712772 | RO1 RAC READ READADR READADR READADR READZ REC RECADDH RECCDING RECIT RAMArea ROMArea ROMAREA SEOCNT SETMC SETMC SHIFTIT SI SK 192NXT SO SPIIN SPIIN SPIINE STOPPWRD STRTREGS STATTREGS STATTREGS STATTREGS STATTREMP TEMP TEMP TEMP TEMP TEMP TEMP TEMP T |     | 15F0290541B0008800053334D67BE209DF02F9ABCED09784113200030040000000000000000000000000000 | 358<br>338                             | 619<br>645<br>653<br>580<br>6311<br>249<br>632<br>248<br>607<br>7798<br>626 | 6644<br>679581<br>3844306<br>646500<br>617732<br>629 | 670<br>705<br>698<br>603<br>423<br>394<br>651 | 675<br>706<br>701<br>616<br>470<br>432<br>665 | 519<br>672<br>538<br>486<br>677<br>673<br>760 | 501<br>693<br>776 |     | 780        | • |
|-----------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----------------------------------------------------------------------------------------|----------------------------------------|-----------------------------------------------------------------------------|------------------------------------------------------|-----------------------------------------------|-----------------------------------------------|-----------------------------------------------|-------------------|-----|------------|---|
| 200<br>1675<br>177149<br>779930<br>72255<br>42      | TEMPIN TEMPOUT TIMESVC TOFCNT TPBN TSCR USER WAIT1 WAIT2 extsvc                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |     | 00CE<br>00CD<br>030C9<br>04C7<br>00024<br>04D3<br>04D3<br>0302                          | 104<br>229<br>300<br>794<br>105<br>223 | 554<br>270                                                                  | 280                                                  |                                               |                                               |                                               |                   |     | 339<br>745 |   |
| 751<br>52<br>66<br>523<br>665                       | portaDDR<br>portb                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | = = | 0040<br>0001                                                                            | 757<br>269<br>221<br>600               | 763<br>272<br>601                                                           | 284<br>632                                           | 409<br>634                                    | 410<br>645                                    | 450<br>646                                    | 451<br>651        | 507 | 522        |   |
| 67<br>267<br>209                                    | portbDDR<br>reset<br>swisvc                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | =   | 001F<br>0324<br>0301                                                                    | 677<br>271<br>107<br>106               | 679                                                                         | 698                                                  | 701                                           | 705                                           | 706                                           | 710               |     |            |   |

Lines Assembled: 846 Assembly Errors: 0